# Assignment 1 (ADC specs)

# **ADC Selection Criteria**

# **Specifications:**

• Resolution: 12 bits

• Sample rate: ≥ 1 MSps

• Channels: 1

• Input type: Differential

• Maximum DNL: < 1 LSB

• Maximum INL: < 1 LSB

• Minimize power consumption

| SPEC                            | ADI AD9613                                        | TI<br>ADC12C105                           | Research<br>ADC                               |  |
|---------------------------------|---------------------------------------------------|-------------------------------------------|-----------------------------------------------|--|
| Price                           | Starting from<br>\$49.43                          | Starting from<br>\$25.555                 | Not specified                                 |  |
| Min Power Supply (V)            | 1.8 V                                             | 3 ,3.3 V                                  | 0.8 V                                         |  |
| Architecture                    | PIPELINED                                         | PIPELINED                                 | Successive<br>Approximation<br>Register (SAR) |  |
| Peak-to-Peak<br>Input Range (V) | 1.4 V p-p to 2.0 V<br>p-p (1.75 V p-p<br>nominal) | 2 V p-p                                   | 0.8 Vp-p                                      |  |
| Power consumption               | 3.08 mW                                           | 3.3 mW                                    | 0.78 mW                                       |  |
| MAX DNL (LSB)                   | 0.5 LSB                                           | ±0.5 LSB                                  | +0.6/-0.4LSB                                  |  |
| Max INL (LSB)                   | 1 LSB                                             | ±1.0 LSB                                  | +0.9/-0.8LSB                                  |  |
| ENOB(bits)                      | Approximately<br>11.3 bits at 250<br>MSps         | Approximately<br>11.5 bits at 105<br>MSps | 9.9 bits                                      |  |
| SNR(dB)                         | 69.6 dBFS at 185<br>MHz input and<br>250 MSps     | 69 dBFS at 240<br>MSps                    | 61.5 dB                                       |  |
| SINAD(dB)                       | 60 dB                                             | 70 dB                                     | 61.3 dB                                       |  |
| SFDR(dB)                        | 86 dBc at 185<br>MHz input and<br>250 MSps        | 82 dBFS at 240<br>MHz input               | 82 dB                                         |  |
| Digital Output<br>Format        | LVDS (ANSI-644 levels)                            | Parallel CMOS                             | Serial                                        |  |
| Internal<br>Reference           | Yes                                               | Yes                                       | NO                                            |  |

| Internal Sampling | NO            | NO           | NO          |
|-------------------|---------------|--------------|-------------|
| Clock             |               |              |             |
| Walden FoM        | ≈1.45 fJ/step | 4.19 fJ/step | 8.2 fJ/step |
| (fJ/step)         |               |              |             |
| Schreier FoM (dB) | 137 dB        | 146.8 dB     | 169.2dB     |

## BLOCK DIAGRAM FOR ADI AD9613:

#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

## **BLOCK DIAGRAM FOR TI ADC12C105:**



### **BLOCK DIAGRAM FOR SAR ADC:**

"A 12-bit 100MS/s SAR ADC With EquivalentSplit-Capacitor and LSB-Averaging in 14-nm CMOS FinFET"

https://www.researchgate.net/publication/357005765

A 12-bit 100MSs SAR ADC With Equivalent SplitCapacitor and LSB-Averaging in 14-nm CMOS FinFET

